eCommons

 

Register Renaming and Dynamic Speculation: an Alternative Approach

dc.contributor.authorMoudgill, Mayanen_US
dc.contributor.authorPingali, Keshaven_US
dc.contributor.authorVassiliadis, Stamatisen_US
dc.date.accessioned2007-04-23T16:32:01Z
dc.date.available2007-04-23T16:32:01Z
dc.date.issued1993-08en_US
dc.description.abstractIn this paper, we present a novel mechanism that implements register renaming, dynamic speculation and precise interrupts. Renaming of registers is performed during the instruction fetch stage instead of the decode stage, and the mechanism is designed to operate in parallel with the tag match logic used by most cache designs. It is estimated that the critical path of the mechanism requires approximately the same number of logic levels as the tag match logic, and therefore should not impact cycle time.en_US
dc.format.extent2878025 bytes
dc.format.extent577164 bytes
dc.format.mimetypeapplication/pdf
dc.format.mimetypeapplication/postscript
dc.identifier.citationhttp://techreports.library.cornell.edu:8081/Dienst/UI/1.0/Display/cul.cs/TR93-1379en_US
dc.identifier.urihttps://hdl.handle.net/1813/6153
dc.language.isoen_USen_US
dc.publisherCornell Universityen_US
dc.subjectcomputer scienceen_US
dc.subjecttechnical reporten_US
dc.titleRegister Renaming and Dynamic Speculation: an Alternative Approachen_US
dc.typetechnical reporten_US

Files

Original bundle
Now showing 1 - 2 of 2
Loading...
Thumbnail Image
Name:
93-1379.pdf
Size:
2.74 MB
Format:
Adobe Portable Document Format
No Thumbnail Available
Name:
93-1379.ps
Size:
563.64 KB
Format:
Postscript Files