Register Renaming and Dynamic Speculation: an Alternative Approach
Moudgill, Mayan; Pingali, Keshav; Vassiliadis, Stamatis
In this paper, we present a novel mechanism that implements register renaming, dynamic speculation and precise interrupts. Renaming of registers is performed during the instruction fetch stage instead of the decode stage, and the mechanism is designed to operate in parallel with the tag match logic used by most cache designs. It is estimated that the critical path of the mechanism requires approximately the same number of logic levels as the tag match logic, and therefore should not impact cycle time.
computer science; technical report
Previously Published As